Module: R5: RV-fpga
Section: Installations Task: Tools

## Task 1.4 RVfpga-Trace

## > Testing:

## ■ RVfpga-Trace

1. Install GTKwave by running the following command:

sudo apt-get install -y gtkwave

```
xe-user106@noman-10xengineers:~/RVfpga/Simulators/vertlatorSIM_Pipeline/Original
Binaries$ sudo apt-get install -y gtkwave
Reading package lists... Done
Building dependency tree... Done
Reading state information... Done
gtkwave is already the newest version (3.3.104-2build1).
```

2. Open the specified folder of example program in VS Code:





3. PlatformIO will now open this program, which includes three assembly arithmetic-logic instructions (addition, subtraction, and logical and) on the same register, t3 (also called x28), within an infinite loop. We can view the program by expanding the src folder and double-clicking on **AL\_Operations.S**.

```
File Edit Selection View Go Run Terminal Help
         EXPLORER
                                                   🍑 PIO Home
                                                                      MAL_Operations.S X
 凸

✓ OPEN EDITORS

                                                          .globl main
           🍑 PIO Home
                                                           main:
          X AM AL_Operations.S src
       \vee AL_OPERATIONS
                                                           li t3, 0x0
         > include
                                                           REPEAT:
                                                                EAT:
addi t3, t3, 6  # t3 = t3 + 0
addi t3, t3, -1  # t3 = t3 - 1
addi t3, t3, -1  # t3 = t3 AND 3
         > lib
                                                                beq zero, zero, REPEAT # Repeat the loop
         > test
         gitignore
         extra_script.py
         🍑 platformio.ini

■ README.rst

         ≣ test.tcl
                                                            . end
```

4. Open file **platformio.ini**. Then, establish the path to the provided RVfpga-Trace simulator binary by editing the following line (replaced [Path-To-RVfpga] with the appropriate path in my system:

board\_debug.verilator.binary =
/home/xe-user106/RVfpga/Simulators/verilatorSIM\_Trace/Origin
alBinaries/RVfpga-Trace\_Ubuntu

```
#RVfpga-Pipeline
board_debug.verilator.binary = /home/xe-user106/RVfpga/Simulators/verilatorSIM_Trace/OriginalBinaries/RVfpga-Trace_Ubuntu
#RVfpga-Trace
#board_debug.verilator.binary = /home/rvfpga/RVfpga/Simulators/verilatorSIM_Trace/OriginalBinaries/RVfpga-Trace_Ubuntu
```

- 5. Executed the RVfpga-Trace simulator from PlatformIO:
  - Click on the PlatformIO button on the left side.
  - Expand Project Tasks > env:swervolf\_nexys > Platform and clicked on Generare Trace.
  - We have to provide execution rights to the binary by running command

chmod +x RVfpga-Pipeline\_Ubuntu



This first compiles the program and then launches the Verilator simulation of the RVfpga SoC running this program.

A few seconds after the previous step, the AL\_Operations
program is compiled and file trace.vcd is generated inside folder
RVfpga/Chapters/01/AL Operations/.pio/build/swervolf nexys.

And a disassembly program has been generated at: RVfpga/Chapters/01/AL\_Operations/.pio/build/swervolf\_nexys/firmware.dis.



7. Open the trace with GTKWave by executing the following command in a terminal:

gtkwave .pio/build/swervolf\_nexys/trace.vcd

```
xe-user106@noman-10xengineers:~/RVfpga/Chapters/01/AL... Q = - \ \times \ \
```

8. Now we will visualize some core internal signals in GTKWave. For that purpose, we will use file **test.tcl**, which is provided at Path-to-RVfpga/RVfpga/Chapters/01/AL\_Operations.

For using this .tcl file on GTKWave, we can simply click on File > Read Tcl Script File and select the Path-to-RVfpga/RVfpga/Chapters/01/AL Operations/test.tcl file.

This will add the required signals to our GTKWave for visualization.



9. Once the signals are added in GTKWave. And skip the initial instructions in order to analyze the loop containing the three arithmetic-logic instructions; for example, we have selected a point in the simulation from 15ns on), in order to analyze the execution of the three arithmetic-logic instructions of a random iteration of the loop.



10. Note that every cycle two new instructions are fetched, one in each way of the superscalar RISC-V processor, as shown on signals ifu\_i0\_instr[31:0] and ifu\_i1\_instr[31:0].

And the effects of the execution of the three arithmetic-logic instructions can be seen on signal **dout[31:0]**.

